HDL Verifier™ Support Package for Xilinx® FPGA Boards contains the board definition files for FPGA-in-the-loop (FIL) simulation with HDL Verifier and supported Xilinx FPGA and Zynq® SoC boards. With FIL simulation, use MATLAB® or Simulink® to test designs in real hardware for any existing HDL code. FPGA data capture support lets you observe signals from your design in MATLAB while the design is running on the Xilinx FPGA or Zynq SoC. With MATLAB AXI Master IP, you can read from or write to on-board memory locations using MATLAB.
Install hardware support, update firmware, configure hardware connection
Verification with FPGA hardware
Capture signal data from live FPGA
Access AXI slave memory on FPGA board from MATLAB or Simulink