2:11
Video length is 2:11
Efficient Fixed-Point Implementation of a Filter on an FPGA
The data type optimization feature in Fixed-Point Designer™ enables you to automatically iterate to find optimal data types for efficient implementation on an FPGA while meeting constraints on the numerical behavior of your system.
Starting from a 32-bit fixed-point implementation of a CIC filter, see how data type optimization lets you convert to a more efficient implementation. Using no more than 12 bits, you have a stable CIC filter with the quantization noise within budget. The resulting implementation on a Xilinx® Virtex® 7 FPGA uses significantly less resources particularly the LUT and logic slices.
Published: 14 Jun 2018
Download Code and Files
Related Products
Learn More
Featured Product
Fixed-Point Designer
Up Next:
Related Videos:
您也可以从以下列表中选择网站:
如何获得最佳网站性能
选择中国网站(中文或英文)以获得最佳网站性能。其他 MathWorks 国家/地区网站并未针对您所在位置的访问进行优化。
美洲
- América Latina (Español)
- Canada (English)
- United States (English)
欧洲
- Belgium (English)
- Denmark (English)
- Deutschland (Deutsch)
- España (Español)
- Finland (English)
- France (Français)
- Ireland (English)
- Italia (Italiano)
- Luxembourg (English)
- Netherlands (English)
- Norway (English)
- Österreich (Deutsch)
- Portugal (English)
- Sweden (English)
- Switzerland
- United Kingdom (English)
亚太
- Australia (English)
- India (English)
- New Zealand (English)
- 中国
- 日本Japanese (日本語)
- 한국Korean (한국어)