Low-Power DDR5 Architectural Kit
Implement a low-power DDR5 (LPDDR5) interface for pre-layout analysis or post-layout verification.
This LPDDR5 architectural signal integrity kit includes all the transfer nets, mask compliance checks, waveform processing levels and generic models for a LPDDR5 interface. This includes generic buffer models for the LPDDR5 controller and SDRAM, along with fully functional timing models and complete waveform processing levels. You can modify the kit to match your exact LPDDR5 implementation. Then, perform complete pre-layout solution space analysis and/or full post-layout verification for waveform quality and timing margins.
Open LPDDR5 Kit
Open the LPDDR5 kit in the Parallel Link Designer app using the openSignalIntegrityKit
function.
openSignalIntegrityKit("LPDDR5");
Kit Overview
For more information about the LPDDR5 architectural signal integrity kit, including block diagrams, system configurations, transfer nets and libraries, refer to the document LPDDR5.pdf that is attached to this example as a supporting file.